AMD FX-8100 vs Intel Xeon E3-1260L
Physical Specifications
Socket | AMD Socket AM3+ | Intel Socket 1155 |
---|---|---|
Process size | 32 nm | 32 nm |
Transistors | 1,200 million | 1,160 million |
Die size | 315 mm² | 216 mm² |
Package | µPGA | FC-LGA10 |
Foundry | — | Intel |
Performance
Frequency | 2.8 GHz | 2.4 GHz |
---|---|---|
Turbo clock | up to 3.7 GHz | up to 3.3 GHz |
Base clock | 200 MHz | 100 MHz |
Multiplier | 14.0x | 24.0x |
Multiplier unlocked | Yes | No |
Voltage | 1.425 V | — |
TDP | 95 W | 45 W |
Architecture Details
Vertical Segment | Desktop | Server/Workstation |
---|---|---|
Production status | End-of-life | End-of-life |
Release date | Oct 12th, 2011 | Apr 3rd, 2011 |
Codename | Zambezi | Sandy Bridge |
Generation | FX | Xeon E3 |
Part | FD8100WMW8KGU | SR00M |
Memory support | DDR3 Dual-channel | DDR3 Dual-channel |
ECC memory | No | Yes |
PCI Express | Gen 2 | Gen 3, 16 Lanes(CPU only) |
Cores
Total Cores | 8 | 4 |
---|---|---|
Total Threads | 8 | 8 |
SMP # CPUs | 1 | 1 |
Integrated graphics | — | Intel HD 2000 |
Cache
Cache L1 | 384K | 64K (per core) |
---|---|---|
Cache L2 | 8MB | 256K (per core) |
Cache L3 | 8MB (shared) | 8MB (shared) |
Notes
Notes | 16KB L1 data cache per core. 64KB L1 instruction cache shared per two cores (per module). 2MB L2 cache shared per two cores (per module). This processor comes with an unlocked multiplier, allowing users to set the multiplier value higher than the shipped | — |
---|
Features & Technologies
AES | Yes | — |
---|---|---|
AES-NI | — | Yes |
AMD-V | Yes | — |
AMD64 | Yes | — |
AVX | Yes | Yes |
CLMUL | Yes | — |
CVT16 | Yes | — |
EIST | — | Yes |
EVP | Yes | — |
FMA4 | Yes | — |
HT3.1 | Yes | — |
HTT | — | Yes |
Intel 64 | — | Yes |
MMX | Yes | Yes |
SSE | Yes | Yes |
SSE2 | Yes | Yes |
SSE3 | Yes | Yes |
SSE4.1 | Yes | — |
SSE4.2 | Yes | Yes |
SSE4A | Yes | — |
SSSE3 | Yes | Yes |
TXT | — | Yes |
Turbo Core | Yes | — |
VT-d | — | Yes |
VT-x | — | Yes |
XD bit | — | Yes |
XOP | Yes | — |