Socket | AMD Socket G34 | Intel BGA 1449 |
---|---|---|
Process size | 32 nm | 10 nm |
Transistors | 2,400 million | unknown |
Die size | 316 mm² | unknown |
Package | — | FC-BGA1449 |
Foundry | — | Intel |
tCaseMax | — | 72°C |
tJMax | — | 100°C |
Frequency | 2.3 GHz | 2.9 GHz |
---|---|---|
Turbo clock | up to 3.2 GHz | up to 5 GHz |
Base clock | 200 MHz | 100 MHz |
Multiplier | 11.5x | 29.0x |
Multiplier unlocked | No | No |
TDP | 115 W | 28 W |
Vertical Segment | Server/Workstation | Mobile |
---|---|---|
Production status | End-of-life | Active |
Release date | Nov 14th, 2011 | May 31st, 2021 |
Codename | Interlagos | Tiger Lake-U |
Generation | Opteron | Core i7 |
Part | OS6276WKTGGGU | unknown |
Memory support | DDR3 | DDR4-4266 MHz Dual-channel |
ECC memory | No | No |
PCI Express | Gen 2 | Gen 4, 16 Lanes(CPU only) |
Total Cores | 16 | 4 |
---|---|---|
Total Threads | 16 | 8 |
SMP # CPUs | 4 | 1 |
Integrated graphics | — | Iris Xe Graphics G7 96EU |
Cache L1 | 768K | 96K (per core) |
---|---|---|
Cache L2 | 16MB | 1.25MB (per core) |
Cache L3 | 8MB (per die) | 12MB (shared) |
Notes | 16KB L1 data cache per core. 64KB L1 instruction cache shared per two cores (per module). 2MB L2 cache shared per two cores (per module). 8MB L3 cache shared per eight cores (per die). 14MB total L3 cache available when using HT Assist. | — |
---|
AES | Yes | — |
---|---|---|
AES-NI | — | Yes |
AMD-V | Yes | — |
AMD64 | Yes | — |
AVX | Yes | Yes |
AVX-512 | — | Yes |
AVX2 | — | Yes |
BMI1 | — | Yes |
BMI2 | — | Yes |
Boost 2.0 | — | Yes |
CLMUL | Yes | Yes |
CVT16 | Yes | — |
EIST | — | Yes |
EVP | Yes | — |
F16C | — | Yes |
FMA3 | — | Yes |
FMA4 | Yes | — |
HTT | — | Yes |
Intel 64 | — | Yes |
MMX | Yes | Yes |
SSE | Yes | Yes |
SSE2 | Yes | Yes |
SSE3 | Yes | Yes |
SSE4.1 | Yes | — |
SSE4.2 | Yes | Yes |
SSE4A | Yes | — |
SSSE3 | Yes | Yes |
TSX | — | Yes |
TXT | — | Yes |
VT-d | — | Yes |
VT-x | — | Yes |
XD bit | — | Yes |
XOP | Yes | — |